Project : | P5LP_MSC |
Build Time : | 01/30/18 18:08:56 |
Device : | CY8C5868AXI-LP035 |
Temperature : | -40C - 85/125C |
VDDA : | 3.30 |
VDDABUF : | 3.30 |
VDDD : | 3.30 |
VDDIO0 : | 3.30 |
VDDIO1 : | 3.30 |
VDDIO2 : | 3.30 |
VDDIO3 : | 3.30 |
VUSB : | 3.30 |
Voltage : | 3.3 |
Clock | Domain | Nominal Frequency | Required Frequency | Maximum Frequency | Violation |
---|---|---|---|---|---|
CyILO | CyILO | 100.000 kHz | 100.000 kHz | N/A | |
CyIMO | CyIMO | 24.000 MHz | 24.000 MHz | N/A | |
CyMASTER_CLK | CyMASTER_CLK | 48.000 MHz | 48.000 MHz | N/A | |
CyBUS_CLK | CyMASTER_CLK | 48.000 MHz | 48.000 MHz | N/A | |
CyPLL_OUT | CyPLL_OUT | 48.000 MHz | 48.000 MHz | N/A | |
CyScBoostClk | CyScBoostClk | 9.600 MHz | 9.600 MHz | N/A | |
CyXTAL | CyXTAL | 24.000 MHz | 24.000 MHz | N/A |