Static Timing Analysis

Project : RTC_P4_WDT_Example01
Build Time : 06/09/16 15:02:07
Device : CY8C4247LQI-BL483
Temperature : -40C - 85C
VDDA_1 : 3.30
VDDA_CTB : 3.30
VDDD_0 : 3.30
VDDIO_0 : 3.30
VDDIO_1 : 3.30
VDDIO_2 : 3.30
VDDR_BGLS : 3.30
VDDR_HF : 3.30
VDDR_HLS : 3.30
VDDR_LF : 3.30
VDDR_SYN : 3.30
Voltage : 3.3
Expand All | Collapse All | Show All Paths | Hide All Paths
+ Timing Violation Section
No Timing Violations
+ Clock Summary Section
Clock Domain Nominal Frequency Required Frequency Maximum Frequency Violation
CyECO CyECO 24.000 MHz 24.000 MHz N/A
CyHFCLK CyHFCLK 24.000 MHz 24.000 MHz N/A
CyILO CyILO 32.000 kHz 32.000 kHz N/A
CyIMO CyIMO 24.000 MHz 24.000 MHz N/A
CyLFCLK CyLFCLK 32.000 kHz 32.000 kHz N/A
CyRouted1 CyRouted1 24.000 MHz 24.000 MHz N/A
CySYSCLK CySYSCLK 24.000 MHz 24.000 MHz N/A
+ Clock To Output Section
+ CyLFCLK
Source Destination Delay (ns)
ClockBlock/lfclk LFCLK_Out(0)_PAD 21.378
Type Location Fanout Instance/Net Source Dest Delay (ns)
m0s8clockblockcell F(Clock,0) 1 ClockBlock Input Delay ClockBlock/lfclk 0.000
Route 1 ClockBlock_LFCLK ClockBlock/lfclk LFCLK_Out(0)/pin_input 6.283
iocell4 P0[0] 1 LFCLK_Out(0) LFCLK_Out(0)/pin_input LFCLK_Out(0)/pad_out 15.095
Route 1 LFCLK_Out(0)_PAD LFCLK_Out(0)/pad_out LFCLK_Out(0)_PAD 0.000
Clock Clock path delay 0.000
ClockBlock/lfclk LFCLK_Out(0)_PAD 21.378
Type Location Fanout Instance/Net Source Dest Delay (ns)
m0s8clockblockcell F(Clock,0) 1 ClockBlock Input Delay ClockBlock/lfclk 0.000
Route 1 ClockBlock_LFCLK ClockBlock/lfclk LFCLK_Out(0)/pin_input 6.283
iocell4 P0[0] 1 LFCLK_Out(0) LFCLK_Out(0)/pin_input LFCLK_Out(0)/pad_out 15.095
Route 1 LFCLK_Out(0)_PAD LFCLK_Out(0)/pad_out LFCLK_Out(0)_PAD 0.000
Clock Clock path delay 0.000