Project : | Design01 |
Build Time : | 04/14/17 15:09:43 |
Device : | CYBL10163-56LQXI |
Temperature : | -40C - 85C |
VDDA_1 : | 3.30 |
VDDA_CTB : | 3.30 |
VDDD_0 : | 3.30 |
VDDIO_0 : | 3.30 |
VDDIO_1 : | 3.30 |
VDDIO_2 : | 3.30 |
VDDR_BGLS : | 3.30 |
VDDR_HF : | 3.30 |
VDDR_HLS : | 3.30 |
VDDR_LF : | 3.30 |
VDDR_SYN : | 3.30 |
Voltage : | 3.3 |
Clock | Domain | Nominal Frequency | Required Frequency | Maximum Frequency | Violation |
---|---|---|---|---|---|
CyECO | CyECO | 24.000 MHz | 24.000 MHz | N/A | |
CyHFCLK | CyHFCLK | 48.000 MHz | 48.000 MHz | N/A | |
SPI_Master_SCBCLK | CyHFCLK | 16.000 MHz | 16.000 MHz | N/A | |
CyILO | CyILO | 32.000 kHz | 32.000 kHz | N/A | |
CyIMO | CyIMO | 48.000 MHz | 48.000 MHz | N/A | |
CyLFCLK | CyLFCLK | 32.768 kHz | 32.768 kHz | N/A | |
CyRouted1 | CyRouted1 | 48.000 MHz | 48.000 MHz | N/A | |
CySYSCLK | CySYSCLK | 48.000 MHz | 48.000 MHz | N/A | |
CyWCO | CyWCO | 32.768 kHz | 32.768 kHz | N/A | |
SPI_Master_SCBCLK(FFB) | SPI_Master_SCBCLK(FFB) | 16.000 MHz | 16.000 MHz | N/A |