Static Timing Analysis

Project : 5LP_v0_2
Build Time : 12/09/17 14:52:56
Device : CY8C5888LTI-LP097
Temperature : -40C - 85/125C
VDDA : 5.00
VDDABUF : 5.00
VDDD : 5.00
VDDIO0 : 5.00
VDDIO1 : 5.00
VDDIO2 : 5.00
VDDIO3 : 5.00
VUSB : 5.00
Voltage : 5.0
Expand All | Collapse All | Show All Paths | Hide All Paths
+ Timing Violation Section
No Timing Violations
+ Clock Summary Section
Clock Domain Nominal Frequency Required Frequency Maximum Frequency Violation
CyILO CyILO 1.000 kHz 1.000 kHz N/A
CyIMO CyIMO 3.000 MHz 3.000 MHz N/A
CyMASTER_CLK CyMASTER_CLK 24.000 MHz 24.000 MHz N/A
CyBUS_CLK CyMASTER_CLK 24.000 MHz 24.000 MHz N/A
SPI_IntClock CyMASTER_CLK 2.000 MHz 2.000 MHz 73.158 MHz
CyPLL_OUT CyPLL_OUT 24.000 MHz 24.000 MHz N/A
+ Register to Register Section
+ Setup Subsection
Path Delay Requirement : 500ns(2 MHz)
Source Destination FMax Delay (ns) Slack (ns) Violation
\SPI:BSPIM:BitCounter\/count_2 \SPI:BSPIM:sR8:Dp:u0\/f1_load 73.158 MHz 13.669 486.331
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_2 1.940
Route 1 \SPI:BSPIM:count_2\ \SPI:BSPIM:BitCounter\/count_2 \SPI:BSPIM:load_rx_data\/main_2 2.990
macrocell1 U(3,0) 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/main_2 \SPI:BSPIM:load_rx_data\/q 3.350
Route 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/q \SPI:BSPIM:sR8:Dp:u0\/f1_load 2.539
datapathcell1 U(3,0) 1 \SPI:BSPIM:sR8:Dp:u0\ SETUP 2.850
Clock Skew 0.000
\SPI:BSPIM:sR8:Dp:u0\/f1_blk_stat_comb \SPI:BSPIM:RxStsReg\/status_6 73.169 MHz 13.667 486.333
Type Location Fanout Instance/Net Source Dest Delay (ns)
datapathcell1 U(3,0) 1 \SPI:BSPIM:sR8:Dp:u0\ \SPI:BSPIM:sR8:Dp:u0\/clock \SPI:BSPIM:sR8:Dp:u0\/f1_blk_stat_comb 3.580
Route 1 \SPI:BSPIM:rx_status_4\ \SPI:BSPIM:sR8:Dp:u0\/f1_blk_stat_comb \SPI:BSPIM:rx_status_6\/main_5 3.932
macrocell4 U(3,1) 1 \SPI:BSPIM:rx_status_6\ \SPI:BSPIM:rx_status_6\/main_5 \SPI:BSPIM:rx_status_6\/q 3.350
Route 1 \SPI:BSPIM:rx_status_6\ \SPI:BSPIM:rx_status_6\/q \SPI:BSPIM:RxStsReg\/status_6 2.305
statusicell2 U(3,1) 1 \SPI:BSPIM:RxStsReg\ SETUP 0.500
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_3 \SPI:BSPIM:sR8:Dp:u0\/f1_load 74.722 MHz 13.383 486.617
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_3 1.940
Route 1 \SPI:BSPIM:count_3\ \SPI:BSPIM:BitCounter\/count_3 \SPI:BSPIM:load_rx_data\/main_1 2.704
macrocell1 U(3,0) 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/main_1 \SPI:BSPIM:load_rx_data\/q 3.350
Route 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/q \SPI:BSPIM:sR8:Dp:u0\/f1_load 2.539
datapathcell1 U(3,0) 1 \SPI:BSPIM:sR8:Dp:u0\ SETUP 2.850
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_0 \SPI:BSPIM:sR8:Dp:u0\/f1_load 74.755 MHz 13.377 486.623
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_0 1.940
Route 1 \SPI:BSPIM:count_0\ \SPI:BSPIM:BitCounter\/count_0 \SPI:BSPIM:load_rx_data\/main_4 2.698
macrocell1 U(3,0) 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/main_4 \SPI:BSPIM:load_rx_data\/q 3.350
Route 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/q \SPI:BSPIM:sR8:Dp:u0\/f1_load 2.539
datapathcell1 U(3,0) 1 \SPI:BSPIM:sR8:Dp:u0\ SETUP 2.850
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_4 \SPI:BSPIM:sR8:Dp:u0\/f1_load 75.494 MHz 13.246 486.754
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_4 1.940
Route 1 \SPI:BSPIM:count_4\ \SPI:BSPIM:BitCounter\/count_4 \SPI:BSPIM:load_rx_data\/main_0 2.567
macrocell1 U(3,0) 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/main_0 \SPI:BSPIM:load_rx_data\/q 3.350
Route 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/q \SPI:BSPIM:sR8:Dp:u0\/f1_load 2.539
datapathcell1 U(3,0) 1 \SPI:BSPIM:sR8:Dp:u0\ SETUP 2.850
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_1 \SPI:BSPIM:sR8:Dp:u0\/f1_load 75.586 MHz 13.230 486.770
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_1 1.940
Route 1 \SPI:BSPIM:count_1\ \SPI:BSPIM:BitCounter\/count_1 \SPI:BSPIM:load_rx_data\/main_3 2.551
macrocell1 U(3,0) 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/main_3 \SPI:BSPIM:load_rx_data\/q 3.350
Route 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/q \SPI:BSPIM:sR8:Dp:u0\/f1_load 2.539
datapathcell1 U(3,0) 1 \SPI:BSPIM:sR8:Dp:u0\ SETUP 2.850
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_2 \SPI:BSPIM:TxStsReg\/status_3 82.617 MHz 12.104 487.896
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_2 1.940
Route 1 \SPI:BSPIM:count_2\ \SPI:BSPIM:BitCounter\/count_2 \SPI:BSPIM:load_rx_data\/main_2 2.990
macrocell1 U(3,0) 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/main_2 \SPI:BSPIM:load_rx_data\/q 3.350
Route 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/q \SPI:BSPIM:TxStsReg\/status_3 3.324
statusicell1 U(2,1) 1 \SPI:BSPIM:TxStsReg\ SETUP 0.500
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_3 \SPI:BSPIM:TxStsReg\/status_3 84.617 MHz 11.818 488.182
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_3 1.940
Route 1 \SPI:BSPIM:count_3\ \SPI:BSPIM:BitCounter\/count_3 \SPI:BSPIM:load_rx_data\/main_1 2.704
macrocell1 U(3,0) 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/main_1 \SPI:BSPIM:load_rx_data\/q 3.350
Route 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/q \SPI:BSPIM:TxStsReg\/status_3 3.324
statusicell1 U(2,1) 1 \SPI:BSPIM:TxStsReg\ SETUP 0.500
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_0 \SPI:BSPIM:TxStsReg\/status_3 84.660 MHz 11.812 488.188
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_0 1.940
Route 1 \SPI:BSPIM:count_0\ \SPI:BSPIM:BitCounter\/count_0 \SPI:BSPIM:load_rx_data\/main_4 2.698
macrocell1 U(3,0) 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/main_4 \SPI:BSPIM:load_rx_data\/q 3.350
Route 1 \SPI:BSPIM:load_rx_data\ \SPI:BSPIM:load_rx_data\/q \SPI:BSPIM:TxStsReg\/status_3 3.324
statusicell1 U(2,1) 1 \SPI:BSPIM:TxStsReg\ SETUP 0.500
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_2 \SPI:BSPIM:RxStsReg\/status_6 84.696 MHz 11.807 488.193
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_2 1.940
Route 1 \SPI:BSPIM:count_2\ \SPI:BSPIM:BitCounter\/count_2 \SPI:BSPIM:rx_status_6\/main_2 3.712
macrocell4 U(3,1) 1 \SPI:BSPIM:rx_status_6\ \SPI:BSPIM:rx_status_6\/main_2 \SPI:BSPIM:rx_status_6\/q 3.350
Route 1 \SPI:BSPIM:rx_status_6\ \SPI:BSPIM:rx_status_6\/q \SPI:BSPIM:RxStsReg\/status_6 2.305
statusicell2 U(3,1) 1 \SPI:BSPIM:RxStsReg\ SETUP 0.500
Clock Skew 0.000
+ Hold Subsection
Source Destination Slack (ns) Violation
\SPI:BSPIM:BitCounter\/count_1 \SPI:BSPIM:state_2\/main_6 3.163
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_1 0.620
Route 1 \SPI:BSPIM:count_1\ \SPI:BSPIM:BitCounter\/count_1 \SPI:BSPIM:state_2\/main_6 2.543
macrocell7 U(3,0) 1 \SPI:BSPIM:state_2\ HOLD 0.000
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_1 \SPI:BSPIM:state_1\/main_6 3.163
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_1 0.620
Route 1 \SPI:BSPIM:count_1\ \SPI:BSPIM:BitCounter\/count_1 \SPI:BSPIM:state_1\/main_6 2.543
macrocell8 U(3,0) 1 \SPI:BSPIM:state_1\ HOLD 0.000
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_1 \SPI:BSPIM:ld_ident\/main_6 3.163
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_1 0.620
Route 1 \SPI:BSPIM:count_1\ \SPI:BSPIM:BitCounter\/count_1 \SPI:BSPIM:ld_ident\/main_6 2.543
macrocell12 U(3,0) 1 \SPI:BSPIM:ld_ident\ HOLD 0.000
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_1 Net_23/main_8 3.171
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_1 0.620
Route 1 \SPI:BSPIM:count_1\ \SPI:BSPIM:BitCounter\/count_1 Net_23/main_8 2.551
macrocell6 U(3,0) 1 Net_23 HOLD 0.000
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_4 \SPI:BSPIM:state_2\/main_3 3.173
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_4 0.620
Route 1 \SPI:BSPIM:count_4\ \SPI:BSPIM:BitCounter\/count_4 \SPI:BSPIM:state_2\/main_3 2.553
macrocell7 U(3,0) 1 \SPI:BSPIM:state_2\ HOLD 0.000
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_4 \SPI:BSPIM:state_1\/main_3 3.173
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_4 0.620
Route 1 \SPI:BSPIM:count_4\ \SPI:BSPIM:BitCounter\/count_4 \SPI:BSPIM:state_1\/main_3 2.553
macrocell8 U(3,0) 1 \SPI:BSPIM:state_1\ HOLD 0.000
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_4 \SPI:BSPIM:ld_ident\/main_3 3.173
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_4 0.620
Route 1 \SPI:BSPIM:count_4\ \SPI:BSPIM:BitCounter\/count_4 \SPI:BSPIM:ld_ident\/main_3 2.553
macrocell12 U(3,0) 1 \SPI:BSPIM:ld_ident\ HOLD 0.000
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_4 Net_23/main_5 3.187
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_4 0.620
Route 1 \SPI:BSPIM:count_4\ \SPI:BSPIM:BitCounter\/count_4 Net_23/main_5 2.567
macrocell6 U(3,0) 1 Net_23 HOLD 0.000
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_3 \SPI:BSPIM:state_2\/main_4 3.300
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_3 0.620
Route 1 \SPI:BSPIM:count_3\ \SPI:BSPIM:BitCounter\/count_3 \SPI:BSPIM:state_2\/main_4 2.680
macrocell7 U(3,0) 1 \SPI:BSPIM:state_2\ HOLD 0.000
Clock Skew 0.000
\SPI:BSPIM:BitCounter\/count_3 \SPI:BSPIM:state_1\/main_4 3.300
Type Location Fanout Instance/Net Source Dest Delay (ns)
count7cell U(3,0) 1 \SPI:BSPIM:BitCounter\ \SPI:BSPIM:BitCounter\/clock \SPI:BSPIM:BitCounter\/count_3 0.620
Route 1 \SPI:BSPIM:count_3\ \SPI:BSPIM:BitCounter\/count_3 \SPI:BSPIM:state_1\/main_4 2.680
macrocell8 U(3,0) 1 \SPI:BSPIM:state_1\ HOLD 0.000
Clock Skew 0.000
+ Input To Clock Section
+ SPI_IntClock
Source Destination Delay (ns)
MISO(0)_PAD \SPI:BSPIM:sR8:Dp:u0\/route_si 14.949
Type Location Fanout Instance/Net Source Dest Delay (ns)
Route 1 MISO(0)_PAD MISO(0)_PAD MISO(0)/pad_in 0.000
iocell1 P12[0] 1 MISO(0) MISO(0)/pad_in MISO(0)/fb 6.830
Route 1 Net_19 MISO(0)/fb \SPI:BSPIM:sR8:Dp:u0\/route_si 4.619
datapathcell1 U(3,0) 1 \SPI:BSPIM:sR8:Dp:u0\ SETUP 3.500
Clock Clock path delay 0.000
+ Clock To Output Section
+ SPI_IntClock
Source Destination Delay (ns)
Net_24/q SS(0)_PAD 24.375
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell10 U(3,1) 1 Net_24 Net_24/clock_0 Net_24/q 1.250
Route 1 Net_24 Net_24/q SS(0)/pin_input 6.929
iocell4 P12[3] 1 SS(0) SS(0)/pin_input SS(0)/pad_out 16.196
Route 1 SS(0)_PAD SS(0)/pad_out SS(0)_PAD 0.000
Clock Clock path delay 0.000
Net_23/q MOSI(0)_PAD 23.707
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell6 U(3,0) 1 Net_23 Net_23/clock_0 Net_23/q 1.250
Route 1 Net_23 Net_23/q MOSI(0)/pin_input 6.524
iocell2 P12[1] 1 MOSI(0) MOSI(0)/pin_input MOSI(0)/pad_out 15.933
Route 1 MOSI(0)_PAD MOSI(0)/pad_out MOSI(0)_PAD 0.000
Clock Clock path delay 0.000
Net_25/q SCLK(0)_PAD 23.030
Type Location Fanout Instance/Net Source Dest Delay (ns)
macrocell5 U(2,1) 1 Net_25 Net_25/clock_0 Net_25/q 1.250
Route 1 Net_25 Net_25/q SCLK(0)/pin_input 6.114
iocell3 P12[2] 1 SCLK(0) SCLK(0)/pin_input SCLK(0)/pad_out 15.666
Route 1 SCLK(0)_PAD SCLK(0)/pad_out SCLK(0)_PAD 0.000
Clock Clock path delay 0.000