### **About this document** ### **Scope and purpose** The S25FL-S family is a 3.0-V Flash memory device based on the 65-nm MirrorBit<sup>™</sup> process technology. The S25FL-L family is a 3.0-V, single-supply (no V<sub>IO</sub> power supply), 4-KB uniform sector Flash memory device based on the 65-nm Floating Gate process technology. The S25FL-L family of Flash devices is the first Infineon product with uniform 4-KB sectors that also has performance and features that are comparable to the S25FL-S family of Flash devices. This document provides guidelines for migrating from the 128-Mbit and 256-Mbit densities of the S25FL-S and S25FL-L families by comparing and contrasting each feature in turn. ### Intended audience This is intended for users who plan to migrate from S25FL-S to S25FL-L serial NOR flash memory. ### **Table of contents** ### **Table of contents** | Abou | t this documentt | 1 | |-------|---------------------------------------------------------------------------|----| | Table | e of contents | 2 | | 1 | Features Comparison | 3 | | 2 | Sector Architecture | 5 | | 3 | Command Set Comparison | 8 | | 3.1 | Identification Commands | | | 3.1.1 | Read Identification (RDID 9Fh) | 11 | | 3.1.2 | Read Quad Identification (RDQID AFh) | 12 | | 3.1.3 | Read Serial Flash Discoverable Parameters (RSFDP 5Ah) | 12 | | 3.1.4 | Unique Identification (RUID 4Bh) | 12 | | 3.2 | Status and Configuration Registers | 12 | | 3.3 | Read Latency | 13 | | 3.4 | Extended Addressing | 14 | | 3.4.1 | 4-Byte Address Commands | 14 | | 3.4.2 | Extended Address Mode | 15 | | 3.4.3 | Bank Address Register | 16 | | 3.5 | QPI Mode | 16 | | 3.6 | Double Data Rate (DDR) Read Commands | 16 | | 3.7 | Suspend and Resume | 16 | | 3.8 | Software Reset | 16 | | 4 | Data Protection | 17 | | 4.1 | Security Regions | 17 | | 4.2 | Deep Power Down | 17 | | 4.3 | Status Register Protect | 17 | | 4.4 | Flash Array Protection | 17 | | 4.4.1 | Legacy Block Protection | 17 | | 4.4.2 | Individual and Region Protection (IRP) / Advanced Sector Protection (ASP) | 18 | | 5 | Hardware Comparison | 20 | | 5.1 | Package Compatibility | | | 5.2 | Versatile I/O Power Supply (V <sub>IO</sub> ) | | | 5.3 | Hold (HOLD#) / IO3 | | | 5.4 | DC Characteristics | | | 5.5 | AC Characteristics | 21 | | 5.6 | Embedded Algorithms Performance | 23 | | 6 | Conclusion | 25 | | Refer | rences | 26 | | Revis | sion history | 27 | ### **Features Comparison** #### **Features Comparison** 1 The S25FL-L family is command-subset-compatible and footprint-compatible with the S25FL-S family. Table 1 summarizes the feature similarities and differences between 256-Mb and 128-Mb density devices from each family. Table 1 **Features Comparison** | Feature/Parameter | S25FL256L<br>S25FL128L | S25FL256S<br>S25FL128S | S25FL127S | |----------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------| | Technology Node | 65-nm NOR Flash | 65-nm NOR Flash | 65-nm NOR Flash | | Architecture | | MirrorBit™ | MirrorBit™ | | | Floating Gate | | | | Density | 256 Mb (S25FL256L)<br>128 Mb (S25FL128L) | 256 Mb (S25FL256S) | 128 Mb | | Bus Width | | 128 Mb (S25FL128S) | v1 v2 v4 | | | x1, x2, x4<br>2.7 V - 3.6 V | x1, x2, x4<br>2.7 V - 3.6 V / 1.65 V - 3.6 V V <sub>IO</sub> | x1, x2, x4<br>2.7 V – 3.6 V | | Supply Voltage<br>Normal Read<br>Speed (SIO) | 6.25 MB/s (50MHz) | 6.25 MB/s (50 MHz) | 6.25 MB/s (50 MHz) | | Fast Read Speed<br>(SIO) | 16.6 MB/s (133 MHz) | 16.6 MB/s (133 MHz) | 13.5 MB/s (108 MHz) | | Dual Read Speed<br>(DIO) | 33.3 MB/s (133 MHz) | 26 MB/s (104 MHz) | 27 MB/s (108 MHz) | | Quad Read Speed<br>(QIO) | 66.6 MB/s (133 MHz) | 52 MB/s (104 MHz) | 54 MB/s (108 MHz) | | Quad Read Speed<br>(QIO - DDR) | 66 MB/s (66 MHz) | 80 MB/s (80 MHz) | - | | Program Buffer<br>Size | 256B | 512B or 256B | 512B or 256B | | Erase Sector Size | 4 KB / 32 KB / 64 KB | 256 KB or 64 KB | 256 KB or 64 KB | | Parameter Sector<br>Size | _ | 4 KB | 4 KB | | Security Region /<br>OTP | 1024B | 1024B | 1024B | | Data Protection | Legacy Block Protection<br>Individual and Region<br>Protection | Legacy Block Protection<br>Advanced Sector Protection | Legacy Block<br>Protection<br>Advanced Sector<br>Protection | | Suspend / Resume | Erase / Program | Erase / Program | Erase / Program | | Addressing | 3 / 4 Byte | 3 / 4 Byte + Bank | 3 / 4 Byte + Bank | | Hardware Reset | Yes | Yes | Yes | | Operating | -40°C to +85°C | -40°C to +85°C | -40°C to +85°C | | Temperature | -40°C to +105°C | -40°C to +105°C | −40°C to +105°C | | | -40°C to +125°C | -40°C to +125°C | | | Deep Power Down | Yes – 2 μA (typical) | No | No | | ID and CFI | No | Yes | Yes | ### **Features Comparison** | Feature/Parameter | S25FL256L<br>S25FL128L | \$25FL256\$<br>\$25FL128\$ | S25FL127S | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------| | ID and SFDP | Yes | No | Yes | | Packages | 8-pin SOIC (208 mils) <sup>1</sup> 16-pin SOIC (300 mils) <sup>2</sup> 8-Contact WSON $(5 \times 6 \text{ mm})^1$ 8-Contact WSON $(6 \times 8 \text{ mm})^2$ 24-Ball FBGA $(6 \times 8 \text{ mm})$ | 16-pin SOIC (300 mils)<br>8-Contact WSON (6 × 8 mm)<br>24-Ball FBGA (6 × 8 mm) | 8-pin SOIC (208 mils)<br>16-pin SOIC (300 mils)<br>8-Contact WSON<br>(5 × 6 mm)<br>24-Ball FBGA<br>(6 × 8 mm) | #### **Sector Architecture** #### **Sector Architecture** 2 The S25FL-L family has a uniform sector architecture with 4-KB sectors, 32-KB half blocks, and 64-KB blocks. The S25FL-S family has two options for sector architecture depending on the Ordering Part Number (OPN). One is a hybrid sector size option with 64-KB sectors and 4-KB parameter sectors. Another option is uniform 256-KB sectors. Since the sector architectures are different, the S25FL-L and S25FL-S families offer different sector address maps. Table 2 and Table 3 show the sector address map comparison for S25FL256L and S25FL256S. Table 2 Sector Address Map Comparison (Bottom 256 KB Address Range) | Address Range | ss Range S25FL256L | | ange S25FL256L S25FL256S | | | | |------------------------|--------------------|--------------|--------------------------|---------------------|------------|----------------| | | | | | Hybrid 64 KB + 4 KB | | Uniform 256 KE | | | | | | CR1[2] = 0 | CR1[2] = 1 | | | 0000000h –<br>0000FFFh | Sector 0 | Half Block 0 | Block 0 | Sector 0 | Sector 0 | Sector 0 | | ••• | | | | | | | | 0007000h –<br>0007FFFh | Sector 7 | | | Sector 7 | | | | 0008000h –<br>0008FFFh | Sector 8 | Half Block 1 | | Sector 8 | | | | ••• | | | | ••• | | | | 000F000h –<br>000FFFFh | Sector 15 | | | Sector 15 | | | | 0010000h –<br>0010FFFh | Sector 16 | Half Block 2 | Block 1 | Sector 16 | Sector 1 | | | | | | | | | | | 0017000h –<br>0017FFFh | Sector 23 | | | Sector 23 | | | | 0018000h –<br>0018FFFh | Sector 24 | Half Block 3 | | Sector 24 | | | | ••• | | | | ••• | | | | 001F000h –<br>001FFFFh | Sector 31 | | | Sector 31 | | | | 0020000h –<br>0020FFFh | Sector 32 | Half Block 4 | Block 2 | Sector 32 | Sector 2 | | | ••• | ••• | | | | | | | 0027000h –<br>0027FFFh | Sector 39 | | | | | | | 0028000h –<br>0028FFFh | Sector 40 | Half Block 5 | | | | | | ••• | | | | | | | | 002F000h –<br>002FFFFh | Sector 47 | | | | | | | 0030000h –<br>0030FFFh | Sector 48 | Half Block 6 | Block 3 | Sector 33 | Sector 3 | | | ••• | | | | | | | ### **Sector Architecture** | Address Range | S25FL256L | S25FL256L | | | \$25FL256\$ | | | | |------------------------|-----------|--------------|--|---------------------|-------------|----------------|--|--| | | | | | Hybrid 64 KB + 4 KB | | Uniform 256 KB | | | | | | | | CR1[2] = 0 | CR1[2] = 1 | | | | | 0037000h –<br>0037FFFh | Sector 39 | | | | | | | | | 0038000h –<br>0038FFFh | Sector 40 | Half Block 7 | | | | | | | | ••• | ••• | | | | | | | | | 003F000h –<br>003FFFFh | Sector 63 | | | | | | | | #### Table 3 Sector Address Map Comparison (Top 256 KB Address Range) | Address Range | S25FL256L | | | S25FL256S | | | | |------------------------|----------------|--------------------|--------------|-------------|------------|------------|--| | | | | | Hybrid 64 F | (B + 4 KB | Uniform | | | | | | | CR1[2] = 0 | CR1[2] = 1 | 256 KB | | | 1FC0000h –<br>1FC0FFFh | Sector<br>8128 | Half Block<br>1016 | Block<br>508 | Sector 538 | Sector 508 | Sector 127 | | | ••• | | | | | | | | | 1FC7000h –<br>1FC7FFFh | Sector<br>8135 | | | | | | | | 1FC8000h –<br>1FC8FFFh | Sector<br>8136 | Half Block<br>1017 | | | | | | | ••• | ••• | | | | | | | | 1FCF000h –<br>1FCFFFFh | Sector<br>8143 | | | | | | | | 1FD0000h –<br>1FD0FFFh | Sector<br>8144 | Half Block<br>1018 | Block<br>509 | Sector 539 | Sector 509 | | | | | | | | | | | | | 1FD7000h –<br>1FD7FFFh | Sector<br>8151 | | | | | | | | 1FD8000h –<br>1FD8FFFh | Sector<br>8152 | Half Block<br>1019 | | | | | | | ••• | | | | | | | | | 1FDF000h –<br>1FDFFFFh | Sector<br>8159 | | | | | | | | 1FE0000h – 1FE0FFFh | Sector<br>8160 | Half Block<br>1020 | Block<br>510 | Sector 540 | Sector 510 | | | | | ••• | 7 | | | | | | | 1FE7000h – 1FE7FFFh | Sector<br>8167 | | | | Sector 517 | | | | 1FE8000h – 1FE8FFFh | Sector<br>8168 | Half Block<br>1021 | | | Sector 518 | | | | ••• | | 7 | | | | 1 | | ### **Sector Architecture** | Address Range | S25FL256L | | | S25FL256S | | | |---------------------|----------------|--------------------|--------------|-------------|------------|---------| | | | | | Hybrid 64 K | (B + 4 KB | Uniform | | | | | | CR1[2] = 0 | CR1[2] = 1 | 256 KB | | 1FEF000h – 1FEFFFFh | Sector<br>8175 | | | | Sector 525 | | | 1FF0000h – 1FF0FFFh | Sector<br>8176 | Half Block<br>1022 | Block<br>511 | Sector 541 | Sector 526 | | | ••• | | | | | | | | 1FF7000h - 1FF7FFFh | Sector<br>8183 | | | | Sector 533 | | | 1FF8000h – 1FF8FFFh | Sector<br>8184 | Half Block<br>1023 | | | Sector 534 | | | | ••• | | | | ••• | = | | 1FFF000h – 1FFFFFFh | Sector | | | | Sector 541 | | | | 8191 | | | | | | ### **Command Set Comparison** # **3 Command Set Comparison** **Table 4** summarizes the commands supported for each device family. Subsequent sections discuss pertinent differences between the families. Table 4 Command Set Comparison | Function | Command | Description | S25FL-L | S25FL-S | |-----------------|---------|--------------------------------------------------------------|---------|------------------| | Read Device ID | RDID | Read ID (JEDEC Manufacturer ID) | 9Fh | 9Fh | | | RSFDP | Read JEDEC Serial Flash Discoverable Parameters | 5Ah | 5Ah <sup>3</sup> | | | RDQID | Read Quad ID | AFh | _ | | | RUID | Read Unique ID | 4Bh | _ | | | READ_ID | Read Manufacturer and Device Identification | _ | 90h | | | RES | Read Electronic Signature | | ABh | | Register Access | RDSR1 | Read Status Register 1 | 05h | 05h | | | RDSR2 | Read Status Register 2 | 07h | 07h | | | RDCR1 | Read Configuration Register 1 | 35h | 35h | | | RDCR2 | Read Configuration Register 2 | 15h | _ | | | RDCR3 | Read Configuration Register 3 | 33h | _ | | | RDAR | Read Any Register | 65h | _ | | | WRR | Write Register (Status-1 and Configuration-1,2,3) | 01h | _ | | | WRR | Write Register (Status-1 and Configuration-1) | _ | 01h | | | WRDI | Write Disable | 04h | 04h | | | WREN | Write Enable for Non-volatile data change | 06h | 06h | | | WRENV | Write Enable for Volatile Status and Configuration Registers | 50h | _ | | | WRAR | Write Any Register | 71h | _ | | | CLSR | Clear Status Register | 30h | 30h | | | 4BEN | Enter 4 Byte Address Mode | B7h | _ | | | 4BEX | Exit 4 Byte Address Mode | E9h | _ | | | BRRD | Bank Register Read | _ | 16h | | | BRWR | Bank Register Write | _ | 17h | | | BRAC | Bank Register Access | _ | B9h | | | SBL | Set Burst Length | 77h | _ | | | QPIEN | Enter QPI (Quad SPI 4-4-4) | 38h | _ | | | QPIEX | Exit QPI (Quad SPI 4-4-4) | F5h | _ | ### **Command Set Comparison** | Function | Command | Description | S25FL-L | S25FL-S | |---------------------|------------|----------------------------------------------|---------|------------------| | | DLPRD | Data Learning Pattern Read | 41h | 41h <sup>4</sup> | | | PDLRNV | Program NV Data Learning Register | 43h | 43h <sup>4</sup> | | | WDLRV | Write Volatile Data Learning Register | 4Ah | 4Ah⁴ | | | ECCRD | ECC Read (4-Byte Address) | _ | 18h⁴ | | | ABRD | AutoBoot Register Read | _ | 14h | | | ABWR | AutoBoot Register Write | _ | 15h | | Read Flash Array | READ | Read | 03h | 03h | | | 4READ | Read (4-Byte Address) | 13h | 13h | | | FAST_READ | Fast Read | 0Bh | 0Bh | | | 4FAST_READ | Fast Read (4-Byte Address) | 0Ch | 0Ch | | | DDRFR | DDR Fast Read | _ | 0Dh⁵ | | | 4DDRFR | DDR Fast Read (4-Byte Address) | _ | 0Eh⁵ | | | DOR | Dual Output Read | 3Bh | 3Bh | | | 4DOR | Dual Output Read (4-Byte Address) | 3Ch | 3Ch | | | QOR | Quad Output Read | 6Bh | 6Bh | | | 4QOR | Quad Output Read (4-Byte Address) | 6Ch | 6Ch | | | DIOR | Dual I/O Read | BBh | BBh | | | 4DIOR | Dual I/O Read (4-Byte Address) | BCh | BCh | | | QIOR | Quad I/O Read | EBh | EBh | | | 4QIOR | Quad I/O Read (4-Byte Address) | ECh | ECh | | | DDRDIOR | DDR Dual I/O Read | _ | BDh <sup>5</sup> | | | 4DDRDIOR | DDR Dual I/O Read (4-Byte Address) | _ | BEh⁵ | | | DDRQIOR | DDR Quad I/O Read | EDh | EDh⁵ | | | 4DDRQIOR | DDR Quad I/O Read (4-Byte Address) | EEh | EEh⁵ | | Program Flash Array | PP | Page Program | 02h | 02h | | | 4PP | Page Program (4-Byte Address) | 12h | 12h | | | QPP | Quad Page Program | 32h | 32h /<br>38h | | | 4QPP | Quad Page Program (4-Byte Address) | 34h | 34h | | Erase Flash Array | SE | Sector Erase | 20h | _ | | | 4SE | Sector Erase (4-Byte Address) | 21h | | | | P4E | 4-KB Parameter Sector Erase | _ | 20h | | | 4P4E | 4-KB Parameter Sector Erase (4-Byte Address) | _ | 21h | | | НВЕ | Half Block Erase | 52h | _ | | | 4HBE | Half Block Erase (4-Byte Address) | 53h | | | | BE | Block Erase | D8h | _ | <sup>4</sup> Not supported by S25FL127S <sup>5</sup> Not supported by S25FL127S ### **Command Set Comparison** | Function | Command | Description | S25FL-L | S25FL-S | |-----------------------|---------|-------------------------------------------------|---------|---------| | | 4BE | Block Erase (4-Byte Address) | DCh | _ | | | SE | 64-KB or 256-KB Sector Erase | _ | D8h | | | 4SE | 64-KB or 256-KB Sector Erase (4-Byte Address) | _ | DCh | | | CE | Chip Erase / Bulk Erase | 60h | 60h | | | CE | Chip Erase / Bulk Erase (alternate instruction) | C7h | C7h | | Erase / Program | EPS | Erase / Program Suspend | 75h | _ | | Suspend / Resume | EPR | Erase / Program Resume | 7Ah | _ | | | ERSP | Erase Suspend | _ | 75h | | | ERRS | Erase Resume | _ | 7Ah | | | PGSP | Program Suspend | _ | 85h | | | PGRS | Program Resume | _ | 8Ah | | Security Region Array | SECRE | Security Region Erase | 44h | _ | | | SECRP | Security Region Program | 42h | _ | | | SECRR | Security Region Read | 48h | _ | | | ОТРР | Programs one byte of data in OTP memory space | - | 42h | | | OTPR | Read data in the OTP memory space | _ | 4Bh | | Array Protection | IBLRD | IBL Read | 3Dh | _ | | | 4IBLRD | IBL Read (4-Byte Address) | E0h | _ | | | IBL | IBL Lock | 36h | _ | | | 4IBL | IBL Lock (4-Byte Address) | E1h | _ | | | IBUL | IBL Unlock | 39h | _ | | | 4IBUL | IBL Unlock (4-Byte Address) | E2h | _ | | | GBL | Global IBL Lock | 7Eh | _ | | | GBUL | Global IBL Unlock | 98h | _ | | | SPRP | Set Pointer Region Protection | FBh | _ | | | 4SPRP | Set Pointer Region Protection (4-Byte Address) | E3h | _ | | Individual and Region | IRPRD | IRP Register Read | 2Bh | _ | | Protection | IRPP | IRP Register Program | 2Fh | _ | | | PRRD | Protection Register Read | A7h | _ | | | PRL | Protection Register Lock (NVLOCK Bit Write) | A6h | _ | | | PASSRD | Password Read | E7h | _ | | | PASSP | Password Program | E8h | _ | | | PASSU | Password Unlock | EAh | _ | | Advanced Sector | DYBRD | DYB Read | _ | E0h | | Protection | DYBWR | DYB Write | | E1h | ### **Command Set Comparison** | Function | Command | Description | S25FL-L | S25FL-S | |-----------------|-----------|---------------------------------------------|---------|---------| | | PPBRD | PPB Read | _ | E2h | | | PPBP | PPB Program | _ | E3h | | | PPBE | PPB Erase | _ | E4h | | | PLBRD | PPB Lock Bit Read | _ | A7h | | | PLBWR | PPB Lock Bit Write | _ | A6h | | | ASPRD | ASP Read | _ | 2Bh | | | ASPP | ASP Program | _ | 2Fh | | | PASSRD | Password Read | _ | E7h | | | PASSP | Password Program | _ | E8h | | | PASSU | Password Unlock | _ | E9h | | Reset | RSTEN | Software Reset Enable | 66h | _ | | | RST/RESET | Software Reset | 99h | F0h | | | MBR | Mode Bit Reset | FFh | FFh | | Deep Power Down | DPD | Deep Power Down | B9h | _ | | | RES | Release from Deep Power Down /<br>Device ID | ABh | _ | #### **Identification Commands** 3.1 #### 3.1.1 **Read Identification (RDID 9Fh)** The S25FL-L family and the S25FL-S family both support the RDID (9Fh) command, which outputs manufacturer identification and device identification. The S25FL-S family also outputs the JEDEC Common Flash Interface (CFI) after three bytes of identification. Table 5 provides the comparison of the ID field definitions. The S25FL-L family does not have CFI tables. Table 5 Read Identification (RDID 9Fh) Field Definitions | Byte # | Description | S25FL256L | S25FL256S | |--------|-----------------------------------|--------------|---------------------| | | | S25FL128L | S25FL128S | | | | | \$25FL127\$ | | 1 | Manufacturer ID for Infineon | 01h | 01h | | 2 | Device ID – Memory Interface Type | 60h | 02h (256 Mb) | | | | | 20h (128 Mb) | | 3 | Device ID – Density and Features | 19h (256 Mb) | 19h (256 Mb) | | | | 18h (128 Mb) | 18h (128 Mb) | | 4 | ID-CFI Length | Undefined | 4Dh | | 5 | Sector Architecture | Undefined | 00h (256-KB Sector) | | | | | 01h (64-KB Sector) | | 6 | Family ID | Undefined | 80h | | 7 - 8 | ASCII characters for Model | Undefined | xxh (Model Number) | | 9 -15 | Reserved | Undefined | xxh | | 16 - | CFI | Undefined | xxh | ### **Command Set Comparison** ### 3.1.2 Read Quad Identification (RDQID AFh) The S25FL-L family supports the RDQID (AFh) command, which provides the same information as the RDID (9Fh) command in QPI mode. The S25FL-S family does not support the RDQID command. ### 3.1.3 Read Serial Flash Discoverable Parameters (RSFDP 5Ah) The S25FL-L family supports the RSFDP (5Ah) command, which outputs the Serial Flash Discoverable Parameters (SFDP). JEDEC (JEDEC-216B) defines the SFDP parameters and consists of a header table, which identifies the SFDP parameters. The S25FL127S device also supports SFDP; however, the number of parameter headers and parameter table contents are different from that of the S25FL-L family. For details regarding the SFDP byte contents, refer to the **S25FL256L/S25FL128L** and **S25FL127S** datasheets. ### 3.1.4 Unique Identification (RUID 4Bh) The S25FL-L family provides a 64-bit unique number for each device via the RUID (4Bh) command. This can be an alternative feature to the Infineon Programmed Random Number supported by the S25FL-S family. ### 3.2 Status and Configuration Registers The S25FL-L family and S25FL-S family both have Status and Configuration registers to report the status of device operations and to configure how the device operates. **Table 6** summarizes the Status and Configuration Register Set comparison. The S25FL-L family has a nonvolatile and volatile version of each register. During Power-On Reset (POR), hardware reset, or software reset, the device copies the nonvolatile version of a register to the volatile version to provide the default state of the volatile register. For details regarding the nonvolatile and the volatile register functionalities, refer to the S25FL-L family datasheet. **Table 6** Register Set Comparison | Register Name | Register Features | | S25FL-S | |--------------------------|-------------------------------------------------------------------|----------|----------| | Status Register 1 | Reports ready/busy status and controls block protection functions | | <b>✓</b> | | Status Register 2 | Reports erase/program suspend status | ✓ | ✓ | | Configuration Register 1 | Controls certain interface and block protection functions | ✓ | ✓ | | Configuration Register 2 | ter 2 Controls certain interface functions | | | | Configuration Register 3 | Controls read commands burst wrap behavior and read latency | <b>√</b> | | Although the S25FL-L family and S25FL-S family both provide the same command codes for reading Status Register 1, 2, and Configuration Register 1, register bits assignments are different. **Table 7** shows the ataglance comparison of status and configuration register bits assignments. Note that the functions of SR1V[6:5] are different between S25FL256L and the S25FL128L. For details of each status register bit, refer to the device-specific datasheet. **Table 7** Status Register Bits Comparison | Bits | Status Register 1 | | Status Register 2 | | | Configuration Register | | | |------|-------------------|-----------|-------------------|---------|-----------|------------------------|---------|---------| | | S25FL256L | S25FL128L | S25FL-S | S25FL-L | S25FL256S | S25FL127S | S25FL-L | S25FL-S | | | | | | | S25FL128S | | | | | 7 | SRP0 | | SRWD | RFU | | D8h_O | SUS | LC1 | ### **Command Set Comparison** | Bits | Status Register 1 | | | Status Re | Status Register 2 | | | Configuration Register | | |------|-------------------|-----------|---------|-----------|------------------------|-----------|---------|------------------------|--| | | S25FL256L | S25FL128L | S25FL-S | S25FL-L | S25FL256S<br>S25FL128S | S25FL127S | S25FL-L | S25FL-S | | | 6 | TBPROT | SEC | P_ERR | E_ERR | RFU | 02h_O | CMP | LC0 | | | 5 | BP3 | TBPROT | E_ERR | P_ERR | RFU | IO3R_O | LB3 | TBPROT | | | 4 | BP2 | BP2 | | RFU | RFU | | LB2 | RFU | | | 3 | BP1 | | | RFU | | LB1 | BPNV | | | | 2 | BP0 | | RFU | | LB0 | TBPARM | | | | | 1 | WEL | | ES | | QUAD | | | | | | 0 | WIP | | | PS | | | SRP1 | FREEZE | | #### 3.3 **Read Latency** Some read commands require a read latency to allow time to access the Flash memory array. The read latency cycles are traditionally called dummy cycles. The number of dummy cycles can be configured in both the S25FL-L family (CR3[3:0]) and the S25FL-S family (CR1[7:6]); however, the strategy for the dummy cycles settings are different. In the S25FL-L family, the 4-bit wide latency code bits for CR3[3:0] represents the exact number of dummy cycles (except 0000b, which represents 8 dummy cycles). In the S25FL-S family, the 2-bit wide latency code bits for CR1[7:6] represents the pointer to the pre-defined number of dummy cycles. Table 8 maps the latency code bits of both device families. Note that the maximum clock frequency supported per latency code bits setting is different in both device families. For example, the S25FL-L family supports 65 MHz in QIOR with four dummy cycles, while the S25FL-S family supports 90 MHz. For details of the latency code bits including maximum clock frequency, refer to the devicespecific datasheet. Table 8 **Latency Code Bits Map** | S25FL-L | S25FL-S CR1[7 | 7:6] | | | | | |------------|---------------|----------|----------|------|---------|---------| | CR3[3:0] | FAST_READ | DOR | QOR | DIOR | QIOR | DDRQIOR | | 0000 (8) | 00/01/10 | 00/01/10 | 00/01/10 | _ | _ | 10 | | 0001 (1) | _ | _ | _ | 01 | 11 | _ | | 0010 (2) | _ | _ | _ | 10 | _ | _ | | 0011 (3) | _ | _ | _ | _ | _ | 11 | | 0100 (4) | _ | _ | _ | _ | 00 / 01 | _ | | 0101 (5) | _ | _ | _ | _ | 10 | _ | | 0110 (6) | _ | _ | _ | _ | _ | 00 | | 0111 (7) | _ | _ | _ | _ | _ | 01 | | 1000 (8) | 00/01/10 | 00/01/10 | 00/01/10 | _ | _ | 10 | | 1001 (9) ~ | _ | _ | _ | _ | _ | _ | | 1111 (15) | | | | | | | ### **Command Set Comparison** ### 3.4 Extended Addressing The S25FL-L family and S25FL-S family both support 4-byte addresses to access devices with densities higher than 128 Mb (16 MB). **Table 9** shows the options to enable the extended addressing supported by the S25FL-L family and S25FL-S family. Table 9Extended Addressing Options | Option | S25FL-L | S25FL-S | |-------------------------|---------------|-----------| | 4-Byte Address Commands | Supported | Supported | | Extended Address Mode | Supported | Supported | | Bank Address Register | Not Supported | Supported | ### 3.4.1 4-Byte Address Commands The S25FL-L family and S25FL-S family both support commands that always require 4-byte addresses. **Table 10** lists all 4-byte commands supported by the S25FL-L family and S25FL-S family. Table 10 4-Byte Address Commands | Function | Command | Description | S25FL-L | S25FL-S | |---------------------|------------|------------------------------------------------|---------|------------------| | Read Flash Array | 4READ | Read (4-Byte Address) | 13h | 13h | | | 4FAST_READ | Fast Read (4-Byte Address) | 0Ch | 0Ch | | | 4DDRFR | DDR Fast Read (4-Byte Address) | _ | 0Eh <sup>6</sup> | | | 4DOR | Dual Output Read (4-Byte Address) | 3Ch | 3Ch | | | 4QOR | Quad Output Read (4-Byte Address) | 6Ch | 6Ch | | | 4DIOR | Dual I/O Read (4-Byte Address) | BCh | BCh | | | 4QIOR | Quad I/O Read (4-Byte Address) | ECh | ECh | | | 4DDRDIOR | DDR Dual I/O Read (4-Byte Address) | _ | BEh | | | 4DDRQIOR | DDR Quad I/O Read (4-Byte Address) | EEh | EEh | | Program Flash Array | 4PP | Page Program (4-Byte Address) | 12h | 12h | | | 4QPP | Quad Page Program (4-Byte Address) | 34h | 34h | | Erase Flash Array | 4SE | Sector Erase (4-Byte Address) | 21h | _ | | | 4P4E | 4-KB Parameter Sector Erase (4-Byte Address) | _ | 21h | | | 4HBE | Half Block Erase (4-Byte Address) | 53h | _ | | | 4BE | Block Erase (4-Byte Address) | DCh | _ | | | 4SE | 64-KB or 256-KB Sector Erase (4-Byte Address) | _ | DCh | | Array Protection | 4IBLRD | IBL Read (4-Byte Address) | E0h | _ | | | 4IBL | IBL Lock (4-Byte Address) | E1h | _ | | | 4IBUL | IBL Unlock (4-Byte Address) | E2h | _ | | | 4SPRP | Set Pointer Region Protection (4-Byte Address) | E3h | _ | | Advanced Sector | DYBRD | DYB Read | _ | E0h | | Protection | DYBWR | DYB Write | _ | E1h | | | PPBRD | PPB Read | _ | E2h | ### **Command Set Comparison** | Function | Command | Description | S25FL-L | S25FL-S | |----------|---------|-------------|---------|---------| | | PPBP | PPB Program | _ | E3h | ### 3.4.2 Extended Address Mode The S25FL-L family and S25FL-S family both provide a configuration bit that, when enabled, changes all 3-byte address commands to expect a 4-byte address. Most 3-byte address commands are legacy SPI commands. In the S25FL-L family, the Address Length Status (ADS) CR2V[0] bit controls the expected address length for all legacy commands. When the ADS set to '1', legacy commands are changed to require a 4-byte for address field. The 4BEN (B7h) command directory sets this bit to '1' and the 4BEX (E9h) command clears this bit to '0'. In the S25FL-S family, the Extended Address (EXTADD) BAR[7] bit controls the expected address length for all legacy commands. **Table 11** lists all the commands requiring 4-byte addressing when the device has the Extended Address Mode enabled. Table 11 Extended Address Mode with 3-Byte Address Commands | Function | Command | Description | S25FL-L | S25FL-S | |---------------------|-----------|-------------------------------------------------|---------|------------------| | Read Device ID | RSFDP | Read JEDEC Serial Flash Discoverable Parameters | 5Ah | 5Ah <sup>7</sup> | | Read Flash Array | READ | Read | 03h | 03h | | | FAST_READ | Fast Read | 0Bh | 0Bh | | | DDRFR | DDR Fast Read | _ | 0Dh <sup>8</sup> | | | DOR | Dual Output Read | 3Bh | 3Bh | | | QOR | Quad Output Read | 6Bh | 6Bh | | | DIOR | Dual I/O Read | BBh | BBh | | | QIOR | Quad I/O Read | EBh | EBh | | | DDRDIOR | DDR Dual I/O Read | _ | BDh <sup>8</sup> | | | DDRQIOR | DDR Quad I/O Read | EDh | EDh <sup>8</sup> | | Program Flash Array | PP | Page Program | 02h | 02h | | | QPP | Quad Page Program | 32h | 32h / 38h | | Erase Flash Array | SE | Sector Erase | 20h | _ | | | P4E | 4-KB Parameter Sector Erase | _ | 20h | | | HBE | Half Block Erase | 52h | _ | | | BE | Block Erase | D8h | _ | | | SE | 64-KB or 256 KB Sector Erase | _ | D8h | | Security Region | SECRE | Security Region Erase | 44h | _ | | Array | SECRP | Security Region Program | 42h | _ | | | SECRR | Security Region Read | 48h | _ | | Array Protection | IBLRD | IBL Read | 3Dh | _ | | | IBL | IBL Lock | 36h | _ | | | IBUL | IBL Unlock | 39h | _ | | | GBL | Global IBL Lock | 7Eh | _ | ### **Command Set Comparison** | Function | Command | Description | S25FL-L | S25FL-S | |----------|---------|-------------------------------|---------|---------| | | GBUL | Global IBL Unlock | 98h | _ | | | SPRP | Set Pointer Region Protection | FBh | _ | #### **Bank Address Register** 3.4.3 The S25FL-S family has a Bank Address Register (BAR), which supplies the high-order bits of the address when legacy 3-byte address commands are in use. The S25FL-L family does not support this option. #### 3.5 **QPI Mode** Legacy SPI commands always send the instruction one-bit wide (serial I/O) on the SI (IOO) signal. The S25FL-L family also supports the QPI mode in which all transfers between the host system and memory are four bits wide on IO0 to IO3, including all instructions. The S25FL-S family does not support QPI mode. For details of the QPI mode, refer to the S25FL-L family datasheet. #### **Double Data Rate (DDR) Read Commands** 3.6 The S25FL-L family and the S25FL-S family, except S25FL127S, support Double Data Rate (DDR) commands. The S25FL-S family, except S25FL127S, supports DDR Single I/O, Dual I/O, and Quad I/O read commands but the S25FL-L family only supports the DDR Quad I/O Read command. #### 3.7 **Suspend and Resume** The S25FL-L family and S25FL-S family both support Erase/Program suspend and resume. The S25FL-S family has dedicated suspend and resume commands for each erase and program; however, in the S25FL-L family, common commands are used for erase and program. **Table 12** compares the suspend and resume commands. Table 12 **Suspend and Resume Commands** | Function | S25FL-L | S25FL-S | |-----------------|---------|----------| | Erase Suspend | EPS 75h | ERSP 75h | | Program Suspend | | PGSP 85h | | Erase Resume | EPR 7Ah | ERRS 7Ah | | Program Resume | | PGRS 8Ah | #### **Software Reset** 3.8 The S25FL-L family and S25FL-S family both support Software Reset commands that restore the device to its initial power up state; however, the command code and its impact are different between two device families. For details of the Software Reset, refer to the datasheets. #### **Data Protection** #### **Data Protection** 4 #### 4.1 **Security Regions** The S25FL-L family and S25FL-S family both have a 1024-byte address space that is separated from the main Flash array, referred to as the "Security Regions" by the S25FL-L family and the "Secure Silicon Region (OTP)" by the S25FL-S family. Table 13 shows the feature/parameter comparison between the Security Regions and the Secure Silicon Region. The S25FL-L family does not have a Infineon Programmed Random Number in the Security Region, but it has the RUID (4Bh) command that provides a similar functionality. Table 13 **Security Regions Comparison** | Feature/Parameter | S25FL-L | S25FL-S | |--------------------------------------|---------------------------------|------------------------| | Array Size | 1024 Bytes | 1024 Bytes | | | (256 Byte x 4 Regions) | (32 Byte x 32 Regions) | | Read Array Command | SECRR (48h) | OTPR (4Bh) | | Program Array Command | SECRP (42h) | OTPP (42h) | | Erase Array Command | SECRE (44h) | Not Supported | | Password Protection | Supported | Not Supported | | Lock Method | LB3, LB2, LB1, LB0 (CR1NV[5:2]) | Lock Bytes in Region 0 | | | NVLOCK (PR[0]) | FREEZE (CR1[0]) | | Infineon Programmed<br>Random Number | Not Supported | Programmed in Region 0 | #### 4.2 **Deep Power Down** The S25FL-L family supports the Deep Power Down (DPD) command that offers an alternative means of data protection. During DPD, the device ignores all commands, except for the Release from Deep Power Down (RES ABh) command and hardware reset. The S25FL-S family does not support this feature. #### 4.3 **Status Register Protect** The S25FL-L family and S25FL-S family both have a legacy status register protection method via bit 7 in the Status Register (SRP0 in the S25FL-L and SRWD in the S25FL-S). The S25FL-L family has an additional SRP1 bit in the Configuration Register 1. The SRP1 adds more flexible and secure functionality to the status register protection. #### **Flash Array Protection** 4.4 The S25FL-L family and S25FL-S family both have some Flash array protection methods. Subsequent sections summarize the similarities and differences of the device families. #### **Legacy Block Protection** 4.4.1 The S25FL-L family and S25FL-S family both have the Legacy Block Protection that can protect an address range of the main Flash array from program and erase operations. The S25FL-L family provides more flexibility for the array protection map by additional Status and Configuration Register bits. Table 14 shows the related Status and Configuration Register bits to the Block Protection method of each device family. Note that in the S25FL-L family, Legacy Block Protection is mutually exclusive with the Individual Block Lock (IBL) protection #### **Data Protection** mechanism. The Write Protect Selection (WPS) bit (CR2V[2]) is used for selecting one of the two protection mechanisms. Table 14 **Block Protection Register Bits** | Function | S25FL-L | S25FL-S | |-----------------------------------|-----------------------|-----------------| | Block Protection Bit (BPx) | SR1V[5:2] (S25FL256L) | SR1[4:2] | | | SR1V[4:2] (S25FL128L) | | | Top or Bottom Protection (TBPROT) | SR1V[6] | TBPROT (CR1[5]) | | Complement Protection (CMP) | CR1V[6] | - | | Sector / Block Protect (SEC) | SR1V[6] | - | | Write Protect Selection (WPS) | CR2V[2] | - | ### Individual and Region Protection (IRP) / Advanced Sector Protection 4.4.2 (ASP) The S25FL-L family and S25FL-S family both have a set of protection methods, referred to as the "Individual and Region Protection (IRP)" by the S25FL-L family and the "Advanced Sector Protection (ASP)" by the S25FL-S family. The IRP and ASP both provide volatile and nonvolatile sector, block, or region protection methods but the actual functionalities are different. Table 15 summarizes a comparison of IRP and ASP features. For details of the IRP and ASP, refer to the datasheets. Table 15 **IRP and ASP Features Comparison** | Feature | Parameter | S25FL-L | S25FL-S | |---------------------|---------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | Volatile Protection | Feature Name | Individual Block Lock (IBL) | Dynamic Protection Bits (DYB) | | | Protection<br>Granularity | Sector or Block | Sector | | | Related<br>Commands | IBLRD (3Dh) / 4IBLRD (E0h) IBL (36h) / 4IBL (E1h) IBUL (36h) / 4IBUL (E2h) GBL (7Eh) GBUL (98h) | DYBRD (E0h)<br>DYBWR (E1h) | | | Related Register<br>Bits | WPS (CR2V[2]) IBLLBB (IRP[4]) | - | | Non-volatile | Feature Name | Pointer Region Protection (PRP) | Persistent Protection Bits (PPB) | | Protection | Protection<br>Granularity | Sector or Block Region | Sector | | | Related<br>Commands | SPRP (FBh) / 4SPRP (E3h) IRPRD (2Bh) IRPP (2Fh) PRRD (A7h) PRL (A6h) PASSRD (E7h) PASSP (E8h) PASSU (Eah) | PPBRD (E2h) PPBP (E3h) PPBE (E4h) PLBRD (A7h) PLBWR (A6h) ASPRD (2Bh) ASPP (2Fh) PASSRD (E7h) PASSP (E8h) | ### **Data Protection** | Feature | Parameter | S25FL-L | S25FL-S | |---------|------------------|-----------------|------------------| | | | | PASSU (E9h) | | | Related Register | PWDMLB (IRP[2]) | PWDMLB (ASPR[2]) | | | Bits | PSLMLB (IRP[1]) | PSTMLB (ASPR[1]) | | | | PERMLB (IRP[0]) | | | | | NVLOCK (PR[0]) | | ### **Hardware Comparison** #### **Hardware Comparison** 5 #### 5.1 **Package Compatibility** Table 16 shows the supported packages in the S25FL-L family and S25FL-S family. S25FL128L does not support 16-pin SOIC (300 mil) and 8-contact WSON (6 x 8 mm) packages, while S25FL128S and/or S25FL127S support them. Table 16 **Package Compatibility** | Package Name | 256 Mb | | 128 Mb | | | | |----------------------------|-----------|-----------|-----------|-----------|-----------|--| | | S25FL256L | S25FL256S | S25FL128L | S25FL128S | S25FL127S | | | 8-pin SOIC (208 mil) | | | ✓ | | ✓ | | | 16-pin SOIC (300 mil) | ✓ | ✓ | | ✓ | ✓ | | | 8-Contact WSON (5 × 6 mm) | | | ✓ | | ✓ | | | 8-Contact WSON (6 × 8 mm) | ✓ | ✓ | | ✓ | | | | 5 x 5 ball FBGA (6 × 8 mm) | ✓ | ✓ | ✓ | ✓ | ✓ | | | 4 x 6 ball FBGA (6 × 8 mm) | ✓ | ✓ | ✓ | ✓ | ✓ | | #### **5.2 Versatile I/O Power Supply (Vio)** The S25FL-S family supports the Versatile I/O (V<sub>IO</sub>) supply that is the voltage source for all device input receivers and output drivers. The S25FL-L family is a single-supply-voltage device that does not support the Versatile I/O $(V_{10}).$ #### 5.3 Hold (HOLD#) / IO3 The S25FL-S family supports serial communications hold (stop) through the HOLD# pin. HOLD# is a multiplexed pin; during Quad communication, it becomes IO3. The S25FL-L family does not support the hold functionality; instead, RESET# replaces HOLD# and acts as a hardware reset when CS# is HIGH. RESET# is also multiplexed with IO3 for Quad mode. #### **DC Characteristics** 5.4 Table 17 shows a comparison of the DC parameters for S25FL256/128L and S25FL256/128S in the industrial plus (-40 °C to +105 °C) temperature range. For details and parameters at other temperature ranges, refer to the datasheets. Table 17 **DC Parameters Comparison** | Symbol | Parameter Operating | S25FL2 | S25FL256L / S25FL128L | | | S25FL256S / S25FL128S | | | |---------------------------|------------------------------------------------------------|--------|-----------------------|-----------------------|------|-----------------------|-----------------------|---| | | (-40 °C to +105 °C) | Min | Typical | Max | Min | Typical | Max | | | V <sub>DD</sub> (min) | V <sub>DD</sub> (minimum operation voltage) | 2.7 | - | - | 2.7 | - | - | V | | V <sub>DD</sub> (cut-off) | V <sub>DD</sub> (Cut off where reinitialization is needed) | 2.4 | - | _ | 2.4 | - | _ | V | | V <sub>DD</sub> (low) | V <sub>DD</sub> (low voltage for initialization to occur) | 1.0 | - | - | 1.6 | - | - | V | | V <sub>IL</sub> | Input Low Voltage | -0.5 | _ | 0.3 x V <sub>DD</sub> | -0.5 | - | 0.2 x V <sub>IO</sub> | V | ### **Hardware Comparison** | Symbol | Parameter Operating (-40 °C to +105 °C) | S25FL256L / S25FL128L | | | S25FL256S / S25FL128S | | | Unit | |------------------|------------------------------------------------------------------|-----------------------|---------|----------------|---------------------------|---------|---------------------------|------| | | | Min | Typical | Max | Min | Typical | Max | | | V <sub>IH</sub> | Input High Voltage | 0.7 x V <sub>DD</sub> | _ | $V_{DD} + 0.4$ | 0.7 x V <sub>IO</sub> | _ | V <sub>IO</sub> +0.4 | V | | V <sub>OL</sub> | Output Low Voltage | - | _ | 0.2 | | - | 0.15 x<br>V <sub>IO</sub> | V | | V <sub>OH</sub> | Output High Voltage | V <sub>DD</sub> - 0.2 | _ | | 0.85 x<br>V <sub>IO</sub> | - | | V | | ILI | Input Leakage Current | _ | _ | ±4 | _ | _ | ±4 | μΑ | | I <sub>LO</sub> | Output Leakage Current | _ | _ | ±4 | _ | _ | ±4 | μΑ | | I <sub>CC1</sub> | Active Power Supply<br>Current<br>(READ) – Serial<br>SDR@133 MHz | - | 30 | 40 | - | - | 35 | mA | | | Active Power Supply<br>Current<br>(READ) – Quad<br>DDR@66 MHz | _ | 30 | 40 | _ | _ | 75 | mA | | I <sub>CC2</sub> | Active Power Supply Current (Page Program) | - | 40 | 60 | - | _ | 100 | mA | | Іссз | Active Power Supply Current (WRR or WRAR) | - | 40 | 60 | - | - | 100 | mA | | I <sub>CC4</sub> | Active Power Supply<br>Current<br>(SE) | - | 40 | 60 | - | - | 100 | mA | | I <sub>CC5</sub> | Active Power Supply Current (HBE, BE) | - | 40 | 60 | - | - | 100 | mA | | I <sub>SB</sub> | Standby Current (SPI, DIO, QIO) | - | 20 | 45 | - | 70 | 300 | μΑ | | | Standby Current (QPI) | _ | 60 | 110 | _ | _ | _ | μΑ | | I <sub>DPD</sub> | Deep Power Down Current | _ | 2 | 30 | _ | _ | _ | μΑ | | I <sub>POR</sub> | Power On Reset Current | _ | 15 | 30 | _ | _ | _ | mA | #### **AC Characteristics** 5.5 Table 18 and Table 19 show a comparison of the SDR/DDR AC parameters for S25FL256/128L and S25FL256/128S in the industrial plus (-40 °C to +105 °C) temperature range. For details and parameters at other temperature ranges, refer to the datasheets. ### **Hardware Comparison** **SDR AC Characteristics Comparison** Table 18 | Symbol | Parameter<br>(-40 °C to +105 °C) | S25FL256L<br>S25FL128L | I | S25FL256S<br>S25FL128S | Unit | | |--------------------------------------|----------------------------------------------------------|--------------------------|-----|------------------------|------|------| | | | Min | Max | Min | Max | | | F <sub>SCK, R</sub> | SCK Clock Frequency for READ and 4READ instructions | - | 50 | - | 50 | MHz | | F <sub>SCK, C</sub> | SCK Clock Frequency for dual and quad commands | - | 133 | - | 104 | MHz | | P <sub>SCK</sub> | SCK Clock Period | 1/ F <sub>SCK</sub> | _ | 1/ F <sub>SCK</sub> | _ | ns | | t <sub>wH</sub> , t <sub>CH</sub> | Clock HIGH Time | 50% P <sub>SCK</sub> ±5% | - | 45% P <sub>SCK</sub> | - | ns | | $t_{WL}$ , $t_{CL}$ | Clock LOW Time | 50% P <sub>SCK</sub> ±5% | - | 45% P <sub>SCK</sub> | _ | V/ns | | $t_{\text{CRT}}, t_{\text{CLCH}}$ | Clock Rise Time (slew rate) | 0.1 | _ | 0.1 | _ | V/ns | | t <sub>CFT</sub> , t <sub>CHCL</sub> | Clock Fall Time (slew rate) | 0.1 | _ | 0.1 | _ | ns | | t <sub>cs</sub> | CS# HIGH Time<br>(Any Read Instructions) | 20 | - | 10 | _ | ns | | | CS# HIGH Time<br>(All other Non-Read instructions) | 50 | - | 50 | - | ns | | t <sub>css</sub> | CS# Active Setup Time (relative to SCK) | 3 | - | 3 | - | ns | | t <sub>CSH</sub> | CS# Active Hold Time (relative to SCK) | 5 | - | 3 | 3000 | ns | | $t_{SU}$ | Data in Setup Time | 3 | - | 2 | _ | ns | | $t_{\mathtt{HD}}$ | Data in Hold Time | 2 | - | 2 | _ | ns | | $t_v$ | Clock LOW to Output Valid | _ | 8 | _ | 8 | ns | | t <sub>HO</sub> | Output Hold Time | 1 | - | 2 | _ | ns | | $t_{ extsf{DIS}}$ | Output Disable Time | _ | 8 | - | 8 | ns | | $t_{WPS}$ | WP# Setup Time | 20 | - | 20 | _ | ns | | t <sub>WPH</sub> | WP# Hold Time | 100 | - | 100 | _ | μs | | t <sub>DP</sub> | CS# HIGH to Deep Power Down<br>Mode | - | 3 | - | - | μs | | t <sub>RES</sub> | CS# HIGH to Release from<br>Deep Power Down Mode | - | 5 | - | - | μs | | t <sub>QEN</sub> | QIO or QPI Enter mode, time needed to issue next command | - | 1.5 | - | - | μs | | t <sub>QEXN</sub> | QIO or QPI Exit mode, time needed to issue next command | - | 1 | - | - | μs | ### **Hardware Comparison** **DDR AC Characteristics Comparison** Table 19 | Symbol | Parameter<br>(-40 °C to +105 °C) | \$25FL256L | S25FL128L | S25FL256<br>S25FL128 | • | Unit | |-----------------------------------|-----------------------------------------|------------------------------|-----------|----------------------|------|------| | | | Min | Max | Min | Max | | | F <sub>SCK, R</sub> | SCK Clock Frequency for | _ | 66 | _ | 80 | MHz | | | DDR READ instructions | | | | | | | $P_{\text{SCK},R}$ | SCK Clock Period for | 1/ F <sub>SCK</sub> | - | 12.5 | _ | ns | | | DDR READ instruction | | | | | | | $t_{\text{WH}}, t_{\text{CH}}$ | Clock HIGH Time | 50% Р <sub>SCК</sub> -<br>5% | - | 45% P <sub>SCK</sub> | _ | ns | | t <sub>WL</sub> , t <sub>CL</sub> | Clock LOW Time | 50% Р <sub>SCК</sub> -<br>5% | - | 45% P <sub>SCK</sub> | - | V/ns | | t <sub>CRT</sub> | Clock Rise Time (slew rate) | 1.5 | _ | _ | _ | V/ns | | t <sub>CFT</sub> | Clock Fall Time (slew rate) | 1.5 | _ | _ | _ | ns | | t <sub>CS</sub> | CS# HIGH Time | 20 | _ | 10 | - | ns | | | (Any Read Instructions) | | | | | | | | CS# HIGH Time | 50 | _ | - | _ | ns | | | (All other Non-Read instructions) | | | | | | | $t_{\text{CSS}}$ | CS# Active Setup Time (relative to SCK) | 3 | - | 3 | _ | ns | | t <sub>CSH</sub> | CS# Active Hold Time (relative to SCK) | - | - | 3 | - | ns | | t <sub>SU</sub> | Data in Setup Time | 3 | _ | 1.5 | 3000 | ns | | t <sub>HD</sub> | Data in Hold Time | 2 | _ | 1.5 | _ | ns | | t <sub>v</sub> | Clock LOW to Output Valid | _ | 8 | _ | 6.5 | ns | | t <sub>HO</sub> | Output Hold Time | 1 | _ | 1.5 | _ | ns | | t <sub>DIS</sub> | Output Disable Time | _ | 8 | _ | 8 | ns | | t <sub>LZ</sub> | Clock to Output Low Impedance | _ | _ | 0 | 8 | ns | | t <sub>O_skew</sub> | First IO to last IO data valid time | _ | 600 | _ | 600 | ps | #### **Embedded Algorithms Performance 5.6** Table 20 shows a comparison of the program and erase performance for S25FL256/128L and S25FL256/128S. For details of program and Erase performance, refer to the datasheets. Table 20 **Program and Erase Performance Comparison** | Symbol | Parameter | S25FL256L / S25FL128L | | | S25FL256S / S25FL128S | | | Unit | |------------------|----------------------------------|-----------------------|---------|------|-----------------------|---------|-----|------| | | | Min | Typical | Max | Min | Typical | Max | | | t <sub>w</sub> | Non-volatile Register Write Time | - | 145 | 750 | _ | 140 | 500 | ms | | t <sub>PP</sub> | Page Programming (256 Bytes) | - | 300 | 1200 | _ | 250 | 750 | μs | | t <sub>BP1</sub> | Byte Programming (First Byte) | _ | 50 | 60 | _ | _ | _ | μs | | t <sub>BP2</sub> | Additional Byte Programming | _ | 6 | 20 | _ | _ | _ | μs | | | (After First Byte) | | | | | | | | ### **Hardware Comparison** | Symbol | Parameter | S25FL256L / S25FL128L | | | S25FL256S / S25FL128S | | | Unit | |------------------|--------------------------|-----------------------|---------|-----|-----------------------|---------|-----|------| | | | Min | Typical | Мах | Min | Typical | Мах | | | t <sub>SE</sub> | Sector Erase Time | - | 50 | 200 | _ | 130 | 650 | ms | | | (4-KB physical sectors) | | | | | | | | | t <sub>HBE</sub> | Half Block Erase Time | _ | 190 | 363 | _ | _ | _ | ms | | | (32-KB physical sectors) | | | | | | | | | t <sub>BE</sub> | Block Erase Time | - | 270 | 725 | _ | 130 | 650 | ms | | | (64-KB physical sectors) | | | | | | | | | t <sub>CE</sub> | Chip Erase Time (256 Mb) | _ | 140 | 360 | _ | 66 | 330 | S | | | Chip Erase Time (128 Mb) | _ | 70 | 180 | _ | 33 | 165 | s | ### Conclusion #### Conclusion 6 The S25FL-L family is serial and multi-I/O command-subset- and footprint-compatible with the S25FL-S family. Migration from the S25FL-S family to the S25FL-L family requires some modifications to accommodate the sector architecture, register set, and data protection methods offered by the S25FL-L family. ### References ### **References** Infineon SPI NOR Flash Product Specific Datasheets ### **FL-S Family** - **\$25FL128S, \$25FL256S 128 Mbit and 256 Mbit 3.0V SPI Flash Memory** [1] - [2] S25FL127S 128 Mbit (16 Mbyte) 3.0V SPI Flash Memory ### **FL-L Family** [3] S25FL256L 256 Mbit, S25FL128L 128 Mbit SPI Flash Memory ### **Revision history** # **Revision history** | Document version | Date of release | Description of changes | |------------------|-----------------|------------------------------| | ** | 2016-12-19 | New application note. | | *A | 2017-06-14 | Added Read Latency | | | | Added Package Compatibility | | | | Updated template | | *B | 2021-04-29 | Updated to Infineon template | ### Trademarks All referenced product or service names and trademarks are the property of their respective owners. Edition 2021-04-29 Published by Infineon Technologies AG 81726 Munich, Germany © 2021 Infineon Technologies AG. All Rights Reserved. Do you have a question about this document? Go to www.cypress.com/support Document reference 002-18107 Rev. \*B #### IMPORTANT NOTICE The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com). #### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.